Interactions Between Indirect DC-Voltage Estimation and Circulating Current Controllers of MMC-Based HVDC Transmission Systems

Wickramasinghe, Harith R.; Konstantinou, Georgios; Pou, Josep; Agelidis, Vassilios

Published in:
IEEE Transactions on Power Systems

Link to article, DOI:
10.1109/TPWRS.2017.2709789

Publication date:
2018

Document Version
Peer reviewed version

Citation (APA):

General rights
Copyright and moral rights for the publications made accessible in the public portal are retained by the authors and/or other copyright owners and it is a condition of accessing publications that users recognise and abide by the legal requirements associated with these rights.

- Users may download and print one copy of any publication from the public portal for the purpose of private study or research.
- You may not further distribute the material or use it for any profit-making activity or commercial gain
- You may freely distribute the URL identifying the publication in the public portal

If you believe that this document breaches copyright please contact us providing details, and we will remove access to the work immediately and investigate your claim.
Interactions between Indirect DC-Voltage Estimation and Circulating Current Controllers of MMC-based HVDC Transmission Systems

Harith R. Wickramasinghe, Student Member, IEEE, Georgios Konstantinou, Member, IEEE, Josep Pou, Fellow, IEEE, and Vassilios G. Agelidis, Fellow, IEEE

Abstract—Estimation-based indirect dc-voltage control in MMCs interacts with circulating current control methods. This paper proposes an estimation-based indirect dc-voltage control method for MMC-HVDC systems and analyzes its performance compared to alternative estimations. The interactions between estimation-based indirect dc-voltage control and circulating current control methods, active/reactive power regulation are also investigated. The proposed method delivers similar performance to measurement-based direct dc-voltage control, regardless of the circulating current control method. Steady-state and transient performance is demonstrated using a benchmark MMC-HVDC transmission system, implemented in a real-time digital simulator (RTDS). The results verify the theoretical evaluations and illustrate the operation and performance of the proposed indirect dc-voltage control method.

Index Terms—Modular multilevel converter, dc-voltage estimation, dc-voltage estimation, high-voltage direct current, real-time digital simulator.

I. INTRODUCTION

MODULAR multilevel converters (MMCs) have seen a significant increase in popularity for high-voltage direct current (HVDC) applications over recent years. Apart from the inherited features from multilevel voltage source converters (VSCs) [1], additional unique features of the MMC in high-power applications are modularity, scalability, ability to handle wide power and voltage ratings, and relative simplicity of submodule (SM) capacitor voltage balancing [2]–[4]. By adopting diverse SM configurations, dc-fault ride-through capability can also be provided at the cost of excessive semiconductor devices and losses [5]–[7]. MMC-HVDC systems require extensive low-level control together with the high-level control owing to the configuration with two arms per phase-leg.

A variety of techniques are available for low-level control of the MMC [8]–[20]. Several direct/indirect high-level dc-voltage control approaches for MMC-based back-to-back (BTB) and HVDC systems have also been reported [21]–[24]. A general classification of high-level and low-level control is given in Fig. 1 focusing on the areas of interest of this paper. Proportional-resonant (PR) controllers or double-frequency synchronous reference frame (DFSRF) based arm current control techniques can be used for i) circulating current suppression, ii) SM capacitor voltage, iii) energy regulation, and iv) upper/lower arm energy balancing.

In [8]–[13], PR controllers tuned at the fundamental and the second harmonic frequency are adopted. The circulating current can be regulated to a dc reference by suppressing the second harmonic component [8], [9]. A unified arm current control can also be adopted without separating the circulating current and output current [10]. The low-level circulating current control methods of [11]–[13] offer SM capacitor voltage regulation and arm energy balancing.

Subsequently, symmetrical components of the circulating current can separately be controlled in the DFSRF in order to achieve better performance during unbalanced and transient conditions [14], [15]. Moreover, MMC energy regulation and arm energy balancing can be achieved by current control in DFSRF [16]. Sorting algorithms [17] and phase-shifted carrier based pulse-width modulation (PWM) [18], [19] are the commonly adopted techniques for capacitor voltage balancing.

DC-link voltage (referred to as dc-voltage hereinafter) control of MMC-HVDC can be classified into two broad categories. Direct dc-voltage control is the straight-forward method applicable to any HVDC system at the cost of high-voltage sensors [21]. However, it would be favorable to achieve similar performance with reduced sensor requirements. Hence, development of estimation based indirect dc-voltage control methods [22], [23] is of paramount interest as alternatives to the existing methods.

The aim of this paper is to propose an indirect dc-voltage control technique for MMC-HVDC and to demonstrate the effects of SM capacitor voltage function on dc-voltage estimations while recognizing the interactions with circulating current control techniques. The proposed method estimates the dc-voltage using SM capacitor voltages and switching signals.
while existing methods use only SM capacitor voltages/energy. Owing to the use of switching signals, the proposed technique is able to operate independently from the circulating current controller. Results demonstrate that the proposed strategy is able to deliver steady-state and transient performance similar to the direct dc-voltage control regardless of the two different circulating current control methods. Moreover, the adopted PR circulating current controller [12] demonstrates better SM capacitor voltage regulation compared to the DFSRF-based circulating current controller.

The structure of the paper is as follows. Section II describes the MMC topology and circulating current control techniques. Section III analyses the proposed dc-voltage estimation method and alternative methods. A detailed analysis on SM capacitor voltages and the impact on dc-voltage estimations are presented in Section IV. Section V provides the simulation results based on a real-time digital simulator (RTDS) and the conclusions are summarized in Section VI.

II. MMC OPERATION AND CONTROL

A. MMC Topology

The MMC circuit topology (Fig. 2) has been well described in the existing literature [2], [3]. One MMC phase-leg consists of two arms which include \( N \) series-connected SMs, and one inductor (\( L \)) per arm. The SM capacitor voltages in the upper and lower arms are defined as \( v_{C_{u_j}} \) and \( v_{C_{l_j}} \) for \( j = \{1,2,\ldots,N\} \), respectively. Various modulation techniques can be applied [25], and capacitor voltage balancing can be achieved by adopting a sort-and-select algorithm [17], which defines the state (insert or bypass) of the SMs. \( s_{u_j} \) and \( s_{l_j} \) are the switching signals of upper and lower arms, and \( v_{dc} \) is the instantaneous dc-voltage. Assuming identical semiconductor devices, and that the switch and the anti-parallel diode of each device have equal forward voltage (\( V_f \)) and equal on-resistance (\( R_{on} \)), the voltages applied to the extremes of the upper and lower arm inductors (\( v_u \) and \( v_l \)) are:

\[
v_u = \frac{v_{dc}}{2} - \sum_{j=k}^{N} \left( s_{u_j} \cdot v_{C_{u_j}} + i_u R_{on} + \text{sgn}(i_u) \cdot V_f \right),
\]

The common and differential mode currents (\( i_{comm} \) and \( i_{diff} \)) can be expressed in terms of upper arm current (\( i_u \)), lower arm current (\( i_l \)), and output current (\( i_i \)) as

\[
i_{comm} = \frac{(i_u + i_l)}{2}, \quad i_{diff} = \frac{(i_u - i_l)}{2},
\]

respectively [12]. The differential current is also referred to as circulating current. Subsequently, the common and differential mode voltages (\( v_{comm} \) and \( v_{diff} \)) can be defined using \( v_u \) and \( v_l \) as \( v_{comm} = (v_u + v_l)/2 \) and \( v_{diff} = (v_u - v_l)/2 \), respectively [12].

B. Circulating Current Control Techniques

Second order harmonic suppression, SM capacitor voltage regulation, and upper/lower arm energy balancing can be achieved by means of circulating current control within a phase-leg. Two prevalent circulating current control techniques [12] and [14] are adopted in this study to represent the main two categories mentioned in Fig. 1.

1) Circulating Current Suppression Control (CCSC): The differential current in a phase-leg can be modeled as a second harmonic circulating component superimposed on one-third of the total dc current (\( I_{dc}/3 \)) [14]. Thus, the three-phase circulating currents can be transformed to two dc components (\( i_{diff,d} \) and \( i_{diff,q} \)) in the DFSRF. The steady-state second harmonic circulating current is of negative sequence. CCSC configuration is shown in Fig. 3(a). The dc components \( i_{diff,d} \) and \( i_{diff,q} \) are driven to zero using PI controllers in order to suppress the second harmonic circulating current. The dc circulating current control, average SM energy regulation, and upper/lower arm energy balancing are not included in CCSC technique.

2) Forced Circulating Current Control (FCCC): The three inputs of Fig. 3(b) define the overall differential current reference (\( i_{diff}^* \)). The first input defines the dc component of \( i_{diff}^* \) in order to maintain the power balance within the phase-leg. The second input determines an additional dc current component which maintains the average energy in the SM capacitors. The action of the PI controller drives SM energy to its reference in steady-state. The third input adds a fundamental-frequency component to balance the energy between upper and
lower arms. The sum of three reference inputs is fed into a current controller (Fig. 3(b)) which consists of a PI controller, and a set of resonant controllers tuned at fundamental and second-harmonic frequency \( R_{2ω}, R_{2ω} \). Detailed description of FCCC can be found in [12].

### III. DC-Voltage Estimation and Control

Measurement-based direct dc-voltage control is the simplest approach but requires high-voltage sensors. Thus, estimation-based indirect dc-voltage control is a likely alternative for MMC-HVDC. Indirect dc-voltage control of MMC-based BTB systems are reported in [22], [23]. The arithmetical average voltage of all the SM capacitors [22], and the MMC average energy [23], are regulated in the high-level controllers, in order to indirectly control the dc-voltage.

When the estimation methods of [22] and [23] are applied to control the dc-voltage of MMC-HVDC, the SM capacitor voltages are directly controlled by the high-level controller. Thus, the existing dc-voltage estimations strongly depend on the instantaneous SM capacitor voltages, and the indirect dc-voltage control interacts with the circulating current controller. The proposed method controls only the output voltages of the SMs owing to the use of MMC switching function. Hence, the proposed dc-voltage estimation is not affected by the instantaneous SM capacitor voltage behavior and mutual interactions can be avoided between indirect dc-voltage control and circulating current control (i.e. SM capacitor voltage regulation (Fig. 3)).

Regardless of the dc-voltage realization method (measurement or estimation), the well-established decoupled current control [14] can be used to regulate the dc-voltage. Fig. 4 shows the overall control structure with high-level indirect dc-voltage control. Analysis on the proposed instantaneous dc-voltage estimation method and alternative methods are illustrated here.

#### A. Proposed DC-Voltage Estimation Method (EM-1)

The proposed instantaneous dc-voltage estimation method is based on Kirchhoff’s voltage law (KVL). At any given time instant, the voltage across the dc-link of one MMC phase-leg is equal to the sum of upper arm switched-voltage, lower arm switched-voltage, voltage across two arm inductors, and the voltage drop in all conducting semiconductor devices. Using (1) and (2), the instantaneous dc-voltage of a phase-leg is:

\[
v_d = \sum_{j=1}^{N} s_{uj} \cdot v_{Cu} + s_{lj} \cdot v_{Ct} + 2R_{on} \cdot i_{diff} + V_f \cdot \left\{ \text{sgn}(i_u) - \text{sgn}(i_l) \right\} + 2L \frac{di_{diff}}{dt}.
\]

(3)

Considering the three phases \( x = a, b, c \) and assuming \( V_f \ll v_C \), the instantaneous dc-voltage of the MMC can be estimated as:

\[
v_{dc(EM-1)} = \frac{1}{3} \sum_{x=a,b,c} \sum_{j=1}^{N} s_{uj} \cdot v_{Cu,j} + s_{lj} \cdot v_{Ct,j} + 2R_{on} \cdot i_{dc} + \frac{2}{3}NR_{on}i_{dc} + \frac{2}{3}L \frac{dv_{dc}}{dt}.
\]

(4)

It is noteworthy that similar theoretical definitions for the MMC dc-voltage based on KVL can be found in the literature, considering ideal semiconductor devices [21], [26]. However, application of those definitions in estimation-based indirect dc-voltage control of MMC-HVDC and its performance combined with different circulating current control techniques have not been investigated yet. The proposed dc-voltage estimation (EM-1), accounts for the voltage drops in semiconductor devices. Moreover, the proposed method estimates the dc-voltage using the MMC switching function in addition to SM capacitor voltages while the existing estimation methods use only SM capacitor voltages.

Use of the SM switching function generates noise in the estimated dc-voltage \( v_{dc(EM-1)} \). A standard unity gain \( (k = 1) \) second order low pass filter (5) can be used [27].

\[ H(s) = \frac{k\omega_c^2}{s^2 + 2\xi\omega_c s + \omega_c^2}. \]

(5)

The damping ratio \( \xi \) is chosen to be unity, in order to provide a critically damped filter response [27]. The cut-off frequency \( \omega_c \) can be specified to be less than the switching frequency while a minimum \( \omega_c \) should be chosen as \( \omega_c \leq 0.1\omega_c \) so dynamics of the dc-voltage during transients are not affected [27].

The estimated dc-voltage of (4) is regulated to the reference \( V_{dc}^* \). As the dc-voltage is estimated using the SM switching function, the high-level controller controls only the capacitor voltages of the activated SMs (i.e. output voltage of the SMs). Hence, the SM capacitor voltage regulation, which is an objective of low-level control, does not directly interact with the high-level indirect dc-voltage control.

#### B. Overall SM Capacitor Voltage Control (EM-2)

Standard modulation methods [3] do not deviate the average number of inserted SMs from \( N \) over a fundamental period, while certain modulation methods such as those of [28], [29] substantially change the average number of inserted SMs. Considering a standard modulation method, the arithmetic average of SM capacitor voltages \( v_C \) is:

\[ v_C = \frac{1}{6N} \sum_{x=a,b,c} \sum_{j=1}^{N} (v_{Cu,j} + v_{Ct,j}). \]

(6)
Most of the harmonics, with the exception of triplen ones, cancel among the phases. Thus, \( v_{cl} \) does not contain fundamental or second order harmonics [22], and represents a dc-voltage assuming triplen harmonics are not present.

The method of [22] is adapted to the MMC-HVDC system, including the voltage drops in semiconductor devices as:

\[
v_{dc}^{(EM-3)} = \frac{1}{3} \sum_{x=a,b,c} N v_{C} + \frac{2}{3} NR_{on}i_{dc} + \frac{2}{3} L \frac{di_{dc}}{dt}. \tag{7}
\]

The calculated voltage \( v_{C} \) (6) is regulated to the reference \( V_{C}^{*} \) (8), in order to indirectly regulate the dc-voltage to its reference \( V_{dc}^{*} \), as follows:

\[
V_{C}^{*} = \frac{V_{dc}}{N} - \frac{2}{3} R_{on}i_{dc} - \frac{2}{3} N L \frac{di_{dc}}{dt}. \tag{8}
\]

Combining (7) and (8), the dc-voltage can indirectly be controlled by regulating \( v_{C}^{*} \):

\[
(V_{C}^{*} - v_{C}) = \frac{1}{N}(V_{dc} - v_{dc}^{(EM-3)}). \tag{9}
\]

A PI controller can be used to drive the steady-state error of \( v_{C} \) to zero (Fig. 4).

C. MMC Total Energy Control (EM-3)

DC-voltage can be indirectly controlled by means of the stored energy in MMC SMs either by regulating single SM energy, or the total energy (factor of \( \frac{1}{6N} \)) [23]. The average of squared capacitor voltages \( \langle e_{C} \rangle \) is proportional to, and can be used to represent the average energy of SMs as:

\[
\langle e_{C} \rangle = \frac{1}{6N} \sum_{x=a,b,c} \sum_{j=1}^{N} (v_{E_{ajx}}^2 + v_{E_{bjx}}^2). \tag{10}
\]

In the implementation of [23], the impact of arm inductors and \( R_{on} \) of semiconductors is considered to be negligible. Since \( e_{C} \) is approximately equal to \( v_{C}^2 \), and based on the assumptions, (7) can be modified with (10) as:

\[
v_{dc}^{2}_{(EM-3)} = N^2 \langle e_{C} \rangle, \tag{11}
\]

which estimates the dc-voltage in terms of the stored energy. \( \langle e_{C} \rangle \) is regulated to the reference \( E_{C}^{*} = V_{dc}^{2}/N^2 \), in order to indirectly control the dc-voltage, based on the error of:

\[
(E_{C}^{*} - \langle e_{C} \rangle) = \frac{1}{N^2}(V_{dc}^2 - v_{dc}^{2}_{(EM-3)}). \tag{12}
\]

IV. IMPACT OF SM CAPACITOR VOLTAGES AND CIRCULATING CURRENT CONTROL ON DC-VOLTAGE ESTIMATIONS

DC-voltage estimation and indirect control methods are based on SM capacitor voltages which are closely related to the power fluctuation in MMC arms. Therefore, SM capacitor voltage function should be quantified in order to demonstrate its effects on the proposed and existing dc-voltage estimations.

A. Submodule Capacitor Voltage Function

One MMC phase-leg (phase \( a \)) is considered for the derivations. Similar equations are valid for other two phase-legs \((x = b, c)\) with appropriate phase shifts. When a capacitor voltage balancing algorithm is applied and if the SM switching frequency is relatively high, the following two assumptions can be made for steady-state balanced operation.

1) \( N \) SM capacitor voltages within each arm (upper/lower) are equal and denoted by \( v_{Cu} \) and \( v_{Cl} \).

\[
v_{Cu} = \bar{V}_{C} + \Delta v_{Cu}, \quad v_{Cl} = \bar{V}_{C} + \Delta v_{Cl} \tag{13}
\]

The dc component/average value (\( \bar{V}_{C} \)) of \( v_{Cu} \) and \( v_{Cl} \) is assumed to be equal amongst three phases, based on the balanced operation of MMC. Only the ac ripple components of \( v_{Cu} \) and \( v_{Cl} \) (denoted as \( \Delta v_{Cu}, \Delta v_{Cl} \)) are different.

2) The duty ratio of each arm (upper/lower) is evenly distributed among the SMs and denoted by \( d_{ua} \) and \( d_{la} \) [12]:

\[
d_{ua} = (1 - v_{am} - v_{2am})/2, \quad d_{la} = (1 + v_{am} - v_{2am})/2, \tag{14}
\]

where \( v_{am} = m_{a}\cos(\omega t) \) represents the normalized output voltage reference, and the modulation index \( (m_{a}) \) is within the range [0,1]. \( v_{2am} = m_{2a}\sin(2\omega t + \phi_{2}) \) is the reference waveform of the injected second order harmonic voltage in order to suppress/eliminate the second harmonic circulating current, or to inject a desired second harmonic circulating current which reduces the capacitor voltage ripple [12]. \( m_{2a} \) is the modulation index of the injected second harmonic voltage.

The output current \( (i_{a}) \) and differential current \( (i_{diff}) \) can be defined as \( i_{a} = \bar{i}_{a} + \frac{1}{2}\cos(\omega t + \phi) + \bar{i}_{2a}\cos(2\omega t + \phi_{2}) \) and \( i_{diff} = I_{dc}/3 + \bar{i}_{2a}\cos(2\omega t + \phi_{2}) \). The second harmonic component of \( i_{diff} \) can be either a residual circulating current or an injected desired circulating current. The upper and lower arm currents can be defined as:

\[
i_{u} = \frac{I_{dc}}{3} + \frac{I_{a}}{2}\cos(\omega t + \phi) + \bar{i}_{2a}\cos(2\omega t + \phi_{2}), \tag{15}
\]

\[
i_{l} = -\frac{I_{dc}}{3} + \frac{I_{a}}{2}\cos(\omega t + \phi) - \bar{i}_{2a}\cos(2\omega t + \phi_{2}). \tag{16}
\]

The output power of one upper/lower SM can be expressed as \( P_{SMu} = i_{u} \cdot (d_{ua}v_{Cu}) \) and \( P_{SMl} = -i_{l} \cdot (d_{la}v_{Cl}) \). In steady-state, no dc-power component appears in \( P_{SMu} \) and \( P_{SMl} \) [12]. The SM power can also be given in terms of the SM capacitor voltage as:

\[
P_{SMu} = \frac{1}{2} C \frac{dv_{Cu}^2}{dt}, \quad P_{SMl} = \frac{1}{2} C \frac{dv_{Cl}^2}{dt}. \tag{17}
\]

where \( C \) is the SM capacitance. Solving (17) with the definition in (13), gives:

\[
\Delta v_{Cu} = \frac{1}{C} \int P_{SMu} \frac{dt}{v_{Cu}}, \quad \Delta v_{Cl} = \frac{1}{C} \int P_{SMl} \frac{dt}{v_{Cl}}. \tag{18}
\]

Substituting SM power in (18), solutions can be obtained for \( \Delta v_{Cu} \) and \( \Delta v_{Cl} \). Based on \( m_{2a} \ll m_{a} \) and \( I_{2a} \ll I_{a} \), terms with small magnitudes are neglected in the solutions. Hence, the simplified expressions for \( v_{Cu} \) and \( v_{Cl} \) are:

\[
v_{Cu} = \bar{V}_{C} + \frac{\bar{i}_{a}}{4\omega C} \sin(\omega t + \phi) - \frac{m_{a}I_{dc}}{6\omega C} \sin(\omega t) - \frac{m_{a}I_{dc}}{16\omega C} \sin(2\omega t + \phi), \tag{19}
\]
\[ v_{CI} = \bar{V}_C - \frac{I_a}{4\omega C} \sin(\omega t + \phi) + \frac{m_a I_{dc}}{6 \omega C} \sin(\omega t) - \frac{m_a I_a}{16 \omega C} \sin(2\omega t + \phi). \] (20)

In order to find \( \bar{V}_C \), (21) can be obtained by applying KVL to the MMC phase-leg,

\[ v_{dc} = N (d_a v_{C,a} + d_l v_{C,l}) + 2N R_{on} i_{diff} + 2L \frac{di_{diff}}{dt}. \] (21)

In steady-state balanced operation, \( m_a, I_a \), and \( v_{dc} \) are common amongst the three phases. Substituting (14), (19), (20) in (21), and considering the equivalent equations for three phases, \( \bar{V}_C \) can be expressed as:

\[ \bar{V}_C = \frac{v_{dc}}{N} + \frac{m_a I_a}{8\omega C} \sin(\phi) - \frac{m_a m_{2a} I_a}{32\omega C} \cos(\phi - \phi_2) - \frac{2}{3} \frac{R_{on}}{m_i} i_{diff} - \frac{2}{3N} L \frac{di_{dc}}{dt}. \] (22)

The ac components in (22) cancel between the three phases, and the dc term with a large denominator \((32\omega C)\) and a small numerator \(((m_a m_{2a})\) is insignificant as \((0 \leq m_{2a} \leq m_a \leq 1)\).

It can be concluded that \( \bar{V}_C \) specifically depends on reactive power, as \( \bar{V}_C \) in (22) contains an additional dc component with \( \sin(\phi) \) apart from the semiconductor voltage drops and arm inductor voltage drops. Thus, SM capacitor voltages can be higher or lower than the rated value depending on reactive power sign and the reference at the PCC.

**B. Impact of SM Capacitor Voltages**

This section analyses the effect of SM capacitor voltages on dc-voltage estimations, assuming SM capacitor voltages are balanced and identical within each arm, where the balancing algorithm is applied.

1) **Impact on EM-1**: Assuming that the duty ratio of each arm is evenly distributed among the SMs \((d_{ij} = \frac{1}{N} \sum_{j=1}^{N} s_{ij} \cdot (i = u, l)) \), \( v_{dc(EM-1)} \) can be calculated by substituting (19), (20) in (4) and simplifying the results:

\[ v_{dc(EM-1)} = N \left( \bar{V}_C - \frac{m_a I_a}{8\omega C} \sin(\phi) + \frac{2}{3} R_{on} i_{dc} \right). \] (23)

Hence, substituting (22) in (23), \( v_{dc(EM-1)} = v_{dc} \) shows that EM-1 estimates the dc-voltage with no error.

2) **Impact on EM-2**: According to Section III-B, \( v_C \) represents a dc component which should be the average voltage of SM capacitors \( (\bar{V}_C) \). Replacing \( v_C \) in (7) with \( \bar{V}_C \) in (22), shows that EM-2 estimates the dc-voltage with an error:

\[ v_{dc(EM-2)} = v_{dc} + \frac{m_a N I_a}{8\omega C} \sin(\phi). \] (24)

For a given MMC configuration, the \( N/C \) ratio is constant (constant unit capacitance \( C \) [22]), so the estimation error depends on reactive power \( (\sin(\phi)) \), \( m_a \), and \( I_a \).

3) **Impact on EM-3**: Substituting (19), (20), (22) in (10) and neglecting the terms with \( m_a^2 \) \((0 \leq m_a \leq 1)\) and the terms with a large denominator \((\omega^2 C^2)\), the arithmetic average of squared SM capacitor voltages is:

\[ \epsilon_C = \frac{v_{dc}^2}{N^2} + \frac{m_a I_{dc} I_a}{4N\omega C} \sin(\phi). \] (25)

Semiconductor voltage drops in (22) are not considered in the substitution according to the assumptions of Section III-C. \( \epsilon_C \) represents a dc value as the ac components cancel between the three phases.

Hence, from (25) and (11), the effect of SM capacitor voltages on EM-3 is:

\[ v_{dc(EM-3)}^2 = v_{dc}^2 + \frac{m_a N v_{dc} I_a}{4\omega C} \sin(\phi). \] (26)

Similarly to EM-2, the estimation error depends on reactive power \( (\sin(\phi)) \), \( m_a \), \( I_a \), and \( v_{dc} \).

**C. Impact of Circulating Current Control**

SM capacitor voltage analysis shows that the average SM capacitor voltage depends on reactive power, in addition to the voltage drops in semiconductor devices and arm inductors. Although \( N \) SMs are inserted on average within a phase-leg, the average voltage of SM capacitors is not naturally maintained at the \( N : 1 \) proportion of the total average voltage reflected across the \( N \) number of inserted SMs (i.e. \( V_{dc}/N \) in an ideal MMC). This phenomenon is not affected by the second harmonic component of the circulating current as shown in (22). However, an additional dc circulating current component can compensate for the offset of average SM capacitor voltages caused by the voltage drops in semiconductor devices, arm inductors, and the reactive power dependent dc component shown in (22).

CCSC only suppresses/eliminates the second harmonic circulating current (Fig. 3(a)). The dc component of the circulating current is necessary and it is naturally defined to maintain the power balance within phase-leg. Hence, the average SM capacitor voltage / energy is not regulated, and the reactive power dependent estimation errors of EM-2 and EM-3 cannot be compensated by CCSC.

FCCC defines the dc circulating current reference in order to maintain the power balance within the phase-leg, and to regulate the SM capacitor energy within the leg to its reference (Fig. 3(b)). The additional dc component which regulates the SM capacitor energy, compensates for the overall error in average SM capacitor voltage given by (22). Therefore, the estimation errors caused by semiconductor voltage drops, arm inductor voltage drops, and reactive power are compensated in all EM-1, EM-2, and EM-3, when FCCC is used.

**V. Simulation Results**

**A. CIGRE Benchmark MMC-HVDC Test System in RTDS**

In order to demonstrate the performance of the estimation methods of Section III, a simulation model, derived from the CIGRE benchmark MMC-HVDC test system, is used. Fig. 5 shows a single-line diagram of the MMC-HVDC test system.
A switching model of the benchmark MMC-HVDC system with 17-level MMCs (16 SMs per arm) is developed in an RTDS. The number of SMs per arm \( N \) for the switching model is selected based on the processing limitations of the real-time simulator and the SM capacitance is calculated by setting the stored energy per SM to 30 kJ/MVA [30]. Hence, the 17-level MMC-HVDC system represents the original benchmark system with 201-levels (200 SMs per arm) [22], [30]. Table I provides the parameters of MMC-HVDC system. Phase-disposition PWM and the active capacitor voltage balancing algorithm of [17] are adopted. Both CCSC and FCCC are used in MMC-1, which is the converter regulating the dc-link voltage. The direct voltage measurement as well as EM-1, EM-2, and EM-3 are used in MMC-1. MMC-2 is controlled with CCSC and operates in active/reactive power control mode.

### TABLE I

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Rated Power</td>
<td>400 MVA</td>
</tr>
<tr>
<td>Number of SMs/arm ( N )</td>
<td>16</td>
</tr>
<tr>
<td>DC-Voltage ( V_{dc} )</td>
<td>400 (±200) kV</td>
</tr>
<tr>
<td>SM Capacitance ( C )</td>
<td>800 μF</td>
</tr>
<tr>
<td>SM Capacitor Voltage ( V_C )</td>
<td>25 kV</td>
</tr>
<tr>
<td>SM ON-Resistance ( R_{on} )</td>
<td>0.00014 pu (17.013 mΩ)</td>
</tr>
<tr>
<td>Arm Inductance ( L )</td>
<td>0.075 pu (29 mH)</td>
</tr>
<tr>
<td>Transformer Leakage Inductance</td>
<td>0.091 pu (35 mH)</td>
</tr>
<tr>
<td>Transformer Resistance</td>
<td>0.003 pu (0.363 Ω)</td>
</tr>
<tr>
<td>Carrier frequency ( f_c )</td>
<td>2 kHz</td>
</tr>
<tr>
<td>System frequency ( f )</td>
<td>50 Hz</td>
</tr>
</tbody>
</table>

**B. Steady-State Operation**

In steady-state, \( V_{dc}^* \) is set to 400 kV in MMC-1 and the AC-2 is set at 400 MW and 0 MVar. The derived capacitor voltage function of (19), (20), and (22) is verified with the instantaneous average of the simulated SM capacitor voltages in Fig. 6.

1) **Comparison of DC-Voltage Estimations:** The dc-voltage estimations of (4), (7), and (11) are calculated in steady-state under direct dc-voltage control. Fig. 7 shows the normalized estimations and measured dc-voltage with CCSC and FCCC. Fig. 7(a) demonstrates that EM-1 is more accurate compared to EM-2 and EM-3 with CCSC, and the errors observed in EM-2 and EM-3 agree well with (24) and (26), respectively. Moreover, Fig. 7(b) shows that EM-1 is unaffected by FCCC, where the estimation errors of EM-2 and EM-3 become zero, proving the superior performance of FCCC in SM capacitor energy regulation. Thus, EM-1 provides a better estimation of the dc-voltage, irrespective of the circulating current controller. EM-2 and EM-3 have improved accuracy only with FCCC, due to the action of capacitor voltage regulation loop (Fig. 3(b)).

2) **Transition from Direct to Indirect DC-Voltage Control:** Initially, the circulating current controller is set by CCSC/FCCC, and MMC-1 is set to direct dc-voltage control. At \( t = 0.1 \) s, the dc-voltage control is switched from direct to indirect (EM-1, EM-2, and EM-3). Fig. 8 shows the response of dc-voltage and current with CCSC. The proposed EM-1 controls the dc-voltage as in direct dc-voltage control. When switched to EM-2 and EM-3, an offset is present in the dc-voltage as a result of the estimation errors. The dc current is significantly affected only in EM-2 and EM-3 during the transition.

Figs. 9(a) and 9(b) provide the response of the dc-voltage and current for EM-1 and EM-3 with FCCC. Both methods have similar performance except the dc-voltage has a slight
offset in EM-1. The small offset is a result of semiconductor voltage drops included in (4) which are already compensated by FCCC. Accordingly, Figs. 9(c) and (d) provide the dc-side response for EM-2 with FCCC. EM-2 has a stable steady-state with considerable offsets in both dc-voltage and current, following a long transient caused by the mutual interaction of the dc-voltage controller and the SM capacitor energy regulation loop of FCCC. Although the steady-state dc-voltage is stable for EM-2 with FCCC, accurate dc-voltage control cannot be achieved. Given that EM-2 does not have satisfactory performance in steady-state, and also it does not deliver adequate transient performance as perceived in simulations, EM-2 with FCCC is not considered in the transient performance results for the rest of the paper.

C. Active and Reactive Power Control

Initially, the MMC-HVDC system operates in steady-state. Based on the convention of Fig. 5, $V_{dc}^*$ is 400 kV and the $Q_{ref1}$ is set to 0 MVAR. $P_{ref2}$ and $Q_{ref2}$ are set to 400 MW and 0 MVAR, respectively. At $t = 0.1 \text{s}$, $P_{ref2}$ is ramped from 400 to $-400 \text{ MW}$ within 0.25 s without changing $Q_{ref1}$ and $Q_{ref2}$. Then, the system operates in steady-state during $t = 0.35 \sim 0.5 \text{ s}$. At $t = 0.5 \text{ s}$, $Q_{ref1}$ is ramped from 0 to $-200 \text{ MVAR}$ within 0.1 s. From $t = 0.6 \sim 0.7 \text{ s}$ system is in steady-state. At $t = 0.7 \text{ s}$, $Q_{ref1}$ is ramped from $-200$ to 200 MVAR within 0.2 s. The system reaches steady-state after $t = 0.9 \text{ s}$. 

1) Reactive Power Dependency of DC-Voltage Estimations: According to Section IV, dc-voltage estimations are affected by reactive power when CCSC is used. The impacts on dc-voltage estimations are demonstrated by applying the described power transients given in Fig. 10(a), under direct dc-voltage control and CCSC. Fig. 10(f) shows the variations of dc-voltage estimations (EM-1, EM-2, and EM-3) equivalent to changes in $P_{ref2}$ and $Q_{ref1}$. Only the proposed EM-1 accurately estimates the dc-voltage in all power transients. The estimation errors during the steady-state periods $t = 0.6 \sim 0.7 \text{ s}$ and $t = 0.9 \sim 1.1 \text{ s}$ confirm that EM-2 and EM-3 are significantly influenced by reactive power.

2) Active/Reactive Power Control with Indirect DC-Voltage Control: The performance of the estimation methods during the power transients given in Fig. 10 with CCSC and FCCC, are demonstrated in Figs. 11 and 12, respectively.

When CCSC is employed, only EM-1 performs similarly to the direct dc-voltage control for all power transients, as shown in Fig. 11(a). Although EM-2 and EM-3 have steady-state dc-voltage offsets, the transient performances are stable. EM-3 gives the minimum dc-voltage deviation during the power reversal as the indirect regulation parameter is the squared value of dc-voltage. Beyond $t > 0.5 \text{ s}$, considerably large dc-voltage offsets of EM-2 and EM-3 confirm the impact of reactive power on dc-voltage estimation errors. Subsequently with FCCC, EM-1 performs similar to the direct dc-voltage control while EM-3 becomes unstable when

---

Fig. 9. DC-voltage control method changes from direct to indirect with FCCC: (a) dc-voltage (EM-1,3), (b) dc current (EM-1,3), (c) dc-voltage (EM-2) and (d) dc current (EM-2).

Fig. 10. Active power reversal and reactive power control with direct dc-voltage control and CCSC: (a) active/reactive power at the grid (‘-g’) and at the converter terminals (‘-tr’) of MMC-1, (b) dc-voltage, (c) dc current, (d) ac grid voltage, (e) ac grid current and (f) comparison of dc-voltage estimations.
changing $P_{ref_2}$ (Figs. 12(a) and (b)) due to the mutual interaction of the dc-voltage controller and the SM capacitor energy regulation loop of FCCC. Moreover, the ac-voltage and current of EM-1 with both CCSC and FCCC, are comparable to those of direct dc-voltage control (Figs. 10(a) and (b)) showing that only EM-1 gives satisfactory performance.

D. Fault Ride-Through Capability
The operation of the MMC-HVDC system under a phase-to-ground fault is considered in this section. At $t = 0.08$ s, a 200 ms phase-to-ground fault occurs at phase-a of AC-1, as shown in Fig. 13. During the fault, the dc-voltage ripple with FCCC is small compared to CCSC due to the active SM capacitor voltage regulation of FCCC. The fault responses of EM-2 and EM-3 (not shown) are stable only with CCSC. EM-1 provides fault ride-through (FRT) capabilities regardless of the circulating current controller used.

E. Discussion on Results
Summarizing the presented results, EM-2 and EM-3 both deliver stable performance with CCSC but lead to an estimation error. The major issue is the improper operation of both EM-2 and EM-3 when combined with FCCC as the circulating current controller. The switching function-based EM-1 delivers proper operation under all simulated cases and independent of the circulating current controller. The results for all tests are summarized in Table II, showing the satisfactory performance of EM-1 under both CCSC and FCCC in steady-state, transient
TABLE II
PERFORMANCE COMPARISON OF ESTIMATION METHODS

<table>
<thead>
<tr>
<th>Operating Conditions</th>
<th>CCSC</th>
<th>FCCC</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>EM-1 (Prop.)</td>
<td>EM-2 (Exis.)</td>
</tr>
<tr>
<td>No estimation error</td>
<td>✓</td>
<td>✗</td>
</tr>
<tr>
<td>Steady-state performance</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>P and Q transients</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>AC-fault ride-through</td>
<td>✓</td>
<td>✓</td>
</tr>
</tbody>
</table>

TABLE III
CALCULATED AND SIMULATED ESTIMATION ERROR

<table>
<thead>
<tr>
<th>Estimation Error (%)</th>
<th>CCSC</th>
<th>FCCC</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>p.f=1</td>
<td>p.f=0.85</td>
</tr>
<tr>
<td>$v_{dc_{(EM-1)}}$</td>
<td>Calculated</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>Simulated</td>
<td>0.04</td>
</tr>
<tr>
<td>$v_{dc_{(EM-2)}}$</td>
<td>Calculated</td>
<td>0.22</td>
</tr>
<tr>
<td></td>
<td>Simulated</td>
<td>0.24</td>
</tr>
<tr>
<td>$v_{dc_{(EM-3)}}^2$</td>
<td>Calculated</td>
<td>0.44</td>
</tr>
<tr>
<td></td>
<td>Simulated</td>
<td>0.49</td>
</tr>
</tbody>
</table>

and fault conditions. The above results can be summarized as follows.

- EM-1 delivers good performance for all simulated operating conditions regardless of the type of circulating current controller.
- EM-2 and EM-3 have satisfactory performance under steady-state, power transients, and FRT only with CCSC but introduce a reactive power dependent estimation error as explained in Section IV-B.
- EM-2 and EM-3 do not deliver satisfactory performance when combined with FCCC due to the interaction between dc-voltage estimation and circulating current control.
- FCCC is capable of reducing the estimation error of all dc-voltage estimation methods due to its active SM capacitor voltage regulation capability which compensates for the overall dc offset of the SM capacitor voltages as shown in (22) and Section IV-C.

A summary of the calculated and simulated results for the MMC-HVDC system based on Section IV-B and Fig. 7 is presented in Table III. The impact of reactive power on the estimation error becomes more apparent, with increased estimation errors for non-unity power factor operation under CCSC. The active SM capacitor voltage regulation capability of FCCC compensates for the reactive power dependent estimation error leading to almost zero estimation error.

VI. CONCLUSION

Estimation-based indirect dc-voltage control in MMCs interacts with circulating current control methods due to the close relation between SM capacitor voltages and the power fluctuations in MMC arms. This paper proposes an estimation method for the dc-link voltage of the MMC combined with indirect dc-voltage control. The comparison with alternative approaches demonstrates that; i) The proposed method offers similar performance as direct dc-voltage measurement avoiding mutual interactions regardless of the circulating current controller, due to the use of SM switching function in estimating the dc-voltage. ii) The alternative dc-voltage estimation methods suffer from a reactive power dependent estimation error, and the error cannot be compensated by CCSC due to the lack of SM capacitor voltage regulation capability. iii) FCCC is able to compensate for the overall estimation error as the dc component of the SM capacitor voltages is actively regulated.

REFERENCES


Harith R. Wickramasinghe (S’14) received the B.Sc.Eng. degree in electrical and electronics engineering from University of Peradeniya, Peradeniya, Sri Lanka, in 2012. He is currently pursuing the Ph.D. degree in the School of Electrical engineering and Telecommunications, University of New South Wales, Sydney, Australia. He was a Research Assistant at the Energy Research Institute at NTU (ERI@N), Singapore from April 2013 to June 2014. His research interests include modular multilevel power electronics converters, high-voltage direct current (HVDC) transmission, and multi-terminal HVDC systems.

Georgios Konstantinou (S’08–M’11) received the B.Eng. degree in electrical and computer engineering from the Aristotle University of Thessaloniki, Thessaloniki, Greece, in 2007 and the Ph.D. degree in electrical engineering from UNSW Sydney (The University of New South Wales), Australia, in 2012. From 2012 to 2015 he was a Research Associate at UNSW. He currently is a Lecturer with the School of Electrical Engineering and Telecommunications at UNSW and an Australian Research Council (ARC) Early Career Research Fellow. His main research interests include hybrid and modular multilevel converters, power electronics for HVDC and energy storage applications, pulse width modulation and selective harmonic elimination techniques for power electronics. He is an Associate Editor for IEEE Transactions on Power Electronics and IET Power Electronics.

Josep Pou (S’97-M’03-SM’13-F’17) received the B.S., M.S., and Ph.D. degrees in electrical engineering from the Technical University of Catalonia (UPC), Catalonia, Spain, in 1989, 1996, and 2002, respectively.

In 1990, he joined the faculty of UPC as an Assistant Professor, where he became an Associate Professor in 1993. From February 2013 to August 2016, he was a Professor with the University of New South Wales (UNSW), Sydney, Australia. He is currently an Associate Professor with the Nanyang Technological University, Singapore, where he is co-Director of the Electrical Power Systems Integration Lab at NTU (EPSIL@N), and Program Director of Power Electronics at the Energy Research Institute at NTU (ERI@N).

He has authored more than 230 published technical papers and has been involved in several industrial projects and educational programs in the fields of power electronics and systems. His research interests include modulation and control of power converters, multilevel converters, renewable energy, energy storage, power quality, HVDC transmission systems, and more-electric aircraft and vessels.

He is Associate Editor of IEEE Transactions on Industrial Electronics and IEEE Journal of Emerging and Selected Topics in Power Electronics.

Vassilios G. Agelidis (S’89-M’91-SM’00-F’16) was born in Serres, Greece. He received the B.Eng. degree in electrical engineering from the Democritus University of Thrace, Thessaloniki, Greece, in 1988, the M.S. degree in applied science from Concordia University, Montreal, Canada, in 1992, and the Ph.D. degree in electrical engineering from Curtin University, Perth, Australia, in 1997.

He has worked with Curtin University (1993-1995), University of Glasgow, U.K. (2000-2004), Murdoch University, Perth (2005-2006), the University of Sydney, Sydney, Australia (2007-2010), and the University of New South Wales, Sydney (2010-2016). He is currently a Professor with the Department of Electrical Engineering, Technical University of Denmark, Kongens Lyngby, Denmark.

Dr. Agelidis received the Advanced Research Fellowship from the U.K.’s Engineering and Physical Sciences Research Council in 2004. He was the Vice President Operations within the IEEE Power Electronics Society from 2006 to 2007. He was an AdCom Member of the IEEE Power Electronics Society from 2007 to 2009 and the Technical Chair of the 39th IEEE Power Electronics Specialists Conference, Rhodes, Greece, 2008.